

# DATA SHEET

# SKY73126-31: 161.92 MHz High Performance VCO/Synthesizer

# **Applications**

- 3GPP Long-Term Evolution systems
- General purpose RF systems

# **Features**

- Fixed 161.92 MHz operation frequency
- Integer N synthesizer
- Reference frequency selection: 10 MHz or 32 MHz
- Integrated voltage regulator, 3.3 V
- Typical +10 dBm output power
- Three-wire serial interface
- Integrated harmonic filter
- Integrated metal shield provides high EMI protection
- MCM (16-pin, 11.4 x 15 mm) package (MSL3, 260 °C per JEDEC J-STD-020)



 Skyworks Green<sup>™</sup> products are RoHS (Restriction of Hazardous Substances)-compliant, conform to the EIA/EICTA/JEITA Joint Industry Guide (JIG) Level A guidelines, are halogen free according to IEC-61249-2-21, and contain <1,000 ppm antimony trioxide in polymeric materials.

# **Description**

Skyworks SKY73126-31 Voltage-Controlled Oscillator (VCO)/Synthesizer is a fully integrated, high performance signal source for base station transceivers. The device provides low phase-noise performance for 3G base station transceivers and general RF system applications.

The SKY73126-31 VCO/Synthesizer is a key building block for high performance radio system designs that require low power and low phase noise. The device provides a fixed 161.92 MHz frequency source output. A 10 MHz or 32 MHz reference clock frequency could be used for this device.

The integer-N Phase Locked Loop (PLL), loop filter, VCO, varactor, frequency divider and output buffer are integrated inside the device. An integrated 3.3 V voltage regulator provides superior phase-noise performance. The SKY73126-31 is programmed through a three-wire Serial Peripheral Interface (SPI).

The SKY73126-31 VCO/Synthesizer is provided in a compact, 16-pin Multi-Chip Module (MCM). The device package and pinout are shown in Figure 1. A functional block diagram is shown in Figure 2. Signal pin assignments and functional pin descriptions are provided in Table 1.



Figure 1. SKY73126-31 Pinout– 17-Pin MCM Package (Top View)



Figure 2. SKY73126-31 Functional Block Diagram

| Pin # | Name   | Description          | Pin # | Name    | Description                                      |
|-------|--------|----------------------|-------|---------|--------------------------------------------------|
| 1     | VCC    | +5 V DC power supply | 9     | GND     | Ground                                           |
| 2     | GND    | Ground               | 10    | DATA    | Serial port SPI data input (master out slave in) |
| 3     | RF_OUT | RF output            | 11    | LE      | Serial port latch enable                         |
| 4     | GND    | Ground               | 12    | LD      | Lock detect output                               |
| 5     | N/C    | No connection        | 13    | GND     | Ground                                           |
| 6     | GND    | Ground               | 14    | TCX0_IN | Frequency reference input                        |
| 7     | N/C    | No connection        | 15    | GND     | Ground                                           |
| 8     | CLK    | Serial port clock    | 16    | GND     | Ground                                           |

#### Table 1. SKY73126-31 Signal Descriptions

# **Technical Description**

The SKY73126-31 is a BiCMOS integer-N synthesizer that offers high performance, low cost, and low power consumption. The device also provides programmable charge pump gain.

## Serial I/O Control Interface

The SKY73126-31 is programmed through a three-wire serial bus control interface. The three-wire interface consists of three signals: CLK (pin 8), LE (pin 11), and the bit serial data line DATA (pin 10). A serial data input timing diagram is shown in Figure 3. Timing parameter values are provided in Table 2.

Figure 4 depicts the serial bus, which consists of one 32-bit load register and four separate 28-bit hold registers. Data is initially

clocked into the load register starting with the Most Significant Bit (MSB) and ending with the Least Significant Bit (LSB).

The LE signal is used to gate the clock to the load register, requiring the LE signal to be brought low before the data load. Data is shifted on the rising edge of CLK. The falling edge of LE latches the data into the appropriate hold register from the load register. This programming sequence must be repeated to fill all four hold registers.

The specific hold register addresses are determined by the wd\_0, wd\_1, wd\_2, and wd\_3 parameters in the load register. These are the four LSBs (bits [3:0]) as shown in Figure 4. Table 3 lists the four hold registers and their respective addresses as determined in the load register.

The contents of each word in the load register are used to program the four hold registers described in Tables 4 through 7. Loading new data into a hold register not associated with the synthesizer frequency programming does not reset or change the synthesizer. The synthesizer should not lose lock before, during, or after a new serial word load that does not change the programmed frequency.

## **Vendor ID Read-Back**

The SKY73126-31 includes a read-back function that provides the vendor ID. This information is stored in register word 0 and is provided by the lock detect output signal (LD, pin 12).

Vendor ID read-back is initiated by setting the MSB of a 32-bit data word and writing the word to device word address 0 (all other bits of the data word are "don't care"). After the LE signal transitions from low to high, the rising edge of CLK gates the Word 0 register data (vendor ID) to the lock detect pin, MSB first.

The vendor ID for the SKY73126-31 is 0x100 (equal to 100000000b or 256 decimal).

Figure 5 shows the Serial Peripheral Interface (SPI) timing diagram for vendor ID read-back. Figure 6 defines the word used to initiate the vendor ID read-back function.



S1192

#### Figure 3. SKY73126-31 Serial Data Input Timing Diagram (MSB First)

#### Table 2. CLK, DATA, LE Timing Parameters

| Parameter                              | Value  |
|----------------------------------------|--------|
| DATA to CLK setup time (t1)            | >10 ns |
| DATA to CLK hold time (t2)             | >10 ns |
| CLK high duration (t3)                 | >25 ns |
| CLK low duration (t4)                  | >25 ns |
| CLK to LE hold time (t5)               | >10 ns |
| LE to CLK setup time (t6)              | >10 ns |
| Read-back clock to output time (tdout) | <25 ns |



## Figure 4. Serial Bus Block Diagram

#### Table 3. SKY73126-31 Hold Registers and Addresses

| Hold Dovistor Name | Hold Register Address (Binary) in Load Register Words |         |         |         |  |  |  |  |
|--------------------|-------------------------------------------------------|---------|---------|---------|--|--|--|--|
| Hold Register Name | Bit [3]                                               | Bit [2] | Bit [1] | Bit [0] |  |  |  |  |
| Vendor ID          | 0                                                     | 0       | 0       | 0       |  |  |  |  |
| Operation Mode     | 0                                                     | 0       | 0       | 1       |  |  |  |  |
| DPLL Control       | 0                                                     | 0       | 1       | 0       |  |  |  |  |
| Frequency Control  | 0                                                     | 0       | 1       | 1       |  |  |  |  |

#### Table 4. Word 0: Vendor ID Hold Register

| Parameter                 | Function                                                | State Description                                                                            | Recommended<br>Operational Value<br>(Binary) | Default Value<br>(Binary) |
|---------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|
| wd_3, wd_2, wd_1,<br>wd_0 | Address bits [3:0]. Must be set to 0000b (see Table 3). |                                                                                              | 0000                                         | 0000                      |
| vendor id                 | Vendor ID read-back [31:4]                              | Bits [31:4]:<br>Bit [31] Bits [30:4]<br>0 x = vendor ID<br>1 x = vendor ID initial read-back | Application<br>dependent                     | 10000                     |

## Table 5. Word 1: Operation Mode Hold Register (1 of 2)

| Parameter                 | Function                                                | State Description                                                                                                                                                                                                                  | Recommended<br>Operational Value<br>(Binary) | Default Value<br>(Binary) |
|---------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|
| wd_3, wd_2, wd_1,<br>wd_0 | Address bits [3:0]. Must be set to 0001b (see Table 3). |                                                                                                                                                                                                                                    | 0001                                         | 0001                      |
| cp_output                 | Charge pump setting [6:4]                               | Bits [6:4]:<br>$0\ 0\ 0 = 800\ \mu A$<br>$0\ 0\ 1 = 1600\ \mu A$<br>$0\ 1\ 0 = 2400\ \mu A$<br>$0\ 1\ 1 = 3200\ \mu A$<br>$1\ 0\ 0 = 4000\ \mu A$<br>$1\ 0\ 1 = 4800\ \mu A$<br>$1\ 1\ 0 = 5600\ \mu A$<br>$1\ 1\ 1 = 6400\ \mu A$ | Application<br>dependent                     | 000                       |
| rsvd                      | Reserved [8:7]                                          | Reserved                                                                                                                                                                                                                           | 00                                           | 00                        |

| Table 5. Word | <b>1: 0</b> | peration Mode | Hold | <b>Register</b> | (2 of 2) |  |
|---------------|-------------|---------------|------|-----------------|----------|--|
|---------------|-------------|---------------|------|-----------------|----------|--|

| Parameter    | Function                                                                                                                                                                            | State Description                                                                                                                                                                                    | Recommended<br>Operational Value<br>(Binary) | Default Value<br>(Binary) |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|
| pd_polar     | Polarity of the phase detector [9]                                                                                                                                                  | Bit [9]:<br>0 = negative<br>1 = positive                                                                                                                                                             | 0                                            | 0                         |
| cp_tristate  | Tri-states the transmit PLL charge pump [10]                                                                                                                                        | Bit [10]:<br>0 = charge pump functional<br>1 = charge pump disabled/tri-stated                                                                                                                       | 0                                            | 0                         |
| nr_sel       | Internal operating voltage control bit<br>for the N-counter and R-divider [11]<br>Note: this bit needs to be programmed<br>together with Word 1, bit [12], and<br>Word 2, bit [25]. | Word 1 Word 2   Bit [12] Bit [11] Bit [25]: N-Cntr/R-Divider Mod Dig   Voltage Voltage Voltage   0 X X = 0 V   1 0 0 = 1.8 V 1.8 V   1 0 1 = 1.8 V 2.4 V   1 1 0 = 2.4 V 1.8 V   1 1 1 = 2.4 V 2.4 V | 0                                            | 0                         |
| pll_en       | Internal operating voltage control bit<br>for the PLL [12]<br>Note: this bit needs to be programmed<br>together with Word 1, bit [11], and<br>Word 2, bit [25].                     | See nr_sel parameter (bit [11])                                                                                                                                                                      | 1                                            | 0                         |
| ref_bw_sel   | Reference buffer bandwidth [14:13]                                                                                                                                                  | Bits [14:13]:<br>0 0 = 20 MHz<br>0 1 = 30 MHz<br>1 0 = 40 MHz<br>1 1 = 50 MHz                                                                                                                        | Application<br>dependent                     | 00                        |
| pre_curr_sel | Prescaler current bias [16:15]                                                                                                                                                      | Bits [16:15]:<br>0 0 = 20 μA<br>0 1 = 22 μA<br>1 0 = 24 μA<br>1 1 = 26 μA                                                                                                                            | 00                                           | 00                        |
| prescale_sel | Prescaler mode select [17]                                                                                                                                                          | Bit [17]:<br>0 = Prescaler in 8/9 divide mode<br>1 = Prescaler in 16/17 divide mode                                                                                                                  | Application dependent                        | 0                         |
| rdiv         | Reference divider ratio [27:18]                                                                                                                                                     | Bits [27:18]: represents the 10-bit reference divider, R1<br>[9:0]. Refer to the Synthesizer Programming section of<br>this Data Sheet for information.                                              | Application dependent                        | 0000000000                |
| rsvd         | Reserved [31:28]                                                                                                                                                                    | Reserved                                                                                                                                                                                             | 0000                                         | 0000                      |

## DATA SHEET • SKY73126-31 VCO/SYNTHESIZER

## Table 6. Word 2: DPLL Control Hold Register

| Parameter                 | Function                                                                                                                                                                | State Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Recommended<br>Operational Value<br>(Binary) | Default Value<br>(Binary) |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|
| wd_3, wd_2, wd_1,<br>wd_0 | Address bits [3:0]. Must be set to 0010b (see Table 3).                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0010                                         | 0010                      |
| dpll_ctrl                 | DPLL control [21:4]                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                                            | 0000000000<br>0000000     |
| test_mux                  | Lock detect and diagnostic output<br>select [24:22]<br>Note: Logic output is via LD signal<br>(pin 12)                                                                  | Bits [24:22]:<br>0 0 0 = lock detect output or vendor ID read-back<br>0 0 1 = R-divider output<br>0 1 0 = N-divider output<br>0 1 1 = capacitor overflow<br>1 0 0 = capacitor underflow<br>1 0 1 = VCO high comparator<br>1 1 0 = VCO low comparator<br>1 1 0 = VCO low comparator<br>1 1 1 = DPLL test<br>Note: When test_mux = 000, the vendor ID is output to<br>pin 12 if vendor ID read-back has been initialized.<br>Otherwise, when test_mux = 000, pin 12 outputs the<br>lock detect signal. | 000                                          | 000                       |
| sd_sel                    | Internal operating voltage control bit<br>for the synthesizer [25]<br>Note: this bit needs to be programmed<br>together with Word 1, bit [11], and<br>Word 1, bit [12]. | See nr_sel parameter (Word 1, bit [11])                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                            | 0                         |
| rsvd                      | Reserved [31:26]                                                                                                                                                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 000000                                       | 000000                    |

# Table 7. Word 3: Frequency Control Hold Register (1 of 2)

| Parameter                 | Function                                                           | State Description                                                                                                                                                                                                              | Recommended<br>Operational Value<br>(Binary) | Default Value<br>(Binary)               |
|---------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------|
| wd_3, wd_2, wd_1,<br>wd_0 | Address bits [3:0]. Must be set to 0011b (see Table 3).            |                                                                                                                                                                                                                                | 0011                                         | 0011                                    |
| dpll_en                   | VCO auto tuning enable flag [4]                                    | Bit [4]:<br>0 = disable VCO auto tuning<br>1 = enable VCO auto tuning                                                                                                                                                          | Refer to Figure 7                            | 0                                       |
| ndiv                      | N-divider/prescaler mode for control<br>of M and A counters [20:5] | Bits [20:5]:For 8/9 prescaler mode:bits [7:5] = A-counter bits [2:0] (bit [3] = 0)bits [19:8] = M-counter bits [11:0]bit [20] = 0For 16/17 prescaler mode:bits [8:5] = A-counter bits [3:0]bits [20:9] = M-counter bits [11:0] | Application<br>dependent                     | 000000000000000000000000000000000000000 |

| Parameter | Function                  | State Description                                                                                                                                                                                     | Recommended<br>Operational Value<br>(Binary) | Default Value<br>(Binary) |
|-----------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|
| cp_delay  | Charge pump delay [23:21] | Bits [23:21]:<br>$0\ 0\ 0 = 0.5\ ns$<br>$0\ 0\ 1 = 0.7\ ns$<br>$0\ 1\ 0 = 0.9\ ns$<br>$0\ 1\ 1 = 1.2\ ns$<br>$1\ 0\ 0 = 1.4\ ns$<br>$1\ 0\ 1 = 1.7\ ns$<br>$1\ 1\ 0 = 2.0\ ns$<br>$1\ 1\ 1 = 3.0\ ns$ | 000                                          | 000                       |
| rsvd      | Reserved [31:24]          | Reserved                                                                                                                                                                                              | 0000000                                      | 0000000                   |

Table 7. Word 3: Frequency Control Hold Register (2 of 2)





| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 1   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х   | х  | х  | х  | х  | х  | х  | 0  | 0  | 0  | 0  |

Figure 6. Vendor ID Read-Back Initialization Word

## **VCO Prescalers**

The VCO prescalers divide the VCO output signal by either 16/17 or 8/9. The modulus control signal from the N-counter determines whether to divide by 16 or 17 in 16/17 mode, or whether to divide by 8 or 9 in 8/9 mode. The prescaler mode is determined by bit [17] of Word 1 (Operation Mode Register). The maximum prescaler input frequency is 2000 MHz for 8/9 mode, and 3100 MHz for 16/17 mode.

## **N-Counter**

The N-counter consists of two asynchronous ripple counters, a 12-bit M-counter and a 4-bit A-counter. The M-counter determines the counts using the lower division ratio in the

prescaler (8 or 16); the A-counter determines the counts using the upper division ratio (9 or 17).

The value of the N-counter is determined by the equation:

#### $(M \times P) + A$

where M and A are the values of the M-counter and A-counter, and P = 8 for 8/9 mode or 16 for 16/17 mode.

In 16/17 mode, the M-counter (bits [11:0]) value is determined by the 12 highest order bits of the N-counter (bits [15:4]). The A-counter value (bits [3:0]) is determined by the 4 lowest order bits of the N-counter (bits [3:0]).

In 8/9 mode, the M-counter value is determined by bits [14:3] of the N-counter and the A-counter value is determined by the three lowest order bits of the N-counter (bits [2:0]). In this case, bit [15] of the N-counter is always cleared.

#### **Phase Detector and Charge Pump**

The phase detector and charge pump detect and integrate the phase and frequency errors of the divided-down VCO output versus the reference clock. This results in a feedback adjustment of the control voltage for the VCO.

#### **Lock Detect**

Lock detection circuitry provides a CMOS logic level indication when the PLL is frequency locked (high when locked).

#### **Reference Input Divider**

The R-counter (reference input clock divider) consists of 10-bit dividers controlled by the rdiv parameter in Word 1 (Operation Mode Register, bits [27:18]). The R-counter divides the clock signal from the reference input buffer by 1, 2, 4, or 1023 (approx.) and sends the rdiv output to the Phase Frequency Detector (PFD).

#### Synthesizer Programming

The SKY73126-31 has selectable VCO prescalers to divide the VCO output signal by either 16/17 or 8/9. The prescaler mode is determined by the prescale\_sel parameter (Word 1, bit [17], of the Operation Mode Register).

To program the synthesizer to the correct frequency, the N-divider and R-divider ratios need to be determined. The N-divider ratio is the result of dividing the VCO output frequency by the phase comparison frequency:

$$Ndiv = \frac{f_{VCO}}{f_{PFD}}$$

The VCO output frequency is four times greater than the synthesizer RF output frequency. The value of *Ndiv* is rounded to the nearest integer and then converted into a binary number which is written to the serial bus. The maximum *Ndiv* for the 8/9 prescaler mode is  $2^{15}$  or 32768. For the 16/17 prescaler mode, the maximum *Ndiv* is  $2^{16}$  or 65536.

The R-divider ratio is the result of dividing the reference input frequency by the phase comparison frequency:

$$Rdiv = \frac{f_{ref}}{f_{PFD}}$$

## Example:

A synthesizer frequency of 161.92 MHz is required using a crystal frequency of 10 MHz. The minimum frequency step is 80 kHz. Determine the R-divider ratio:

Divide the VCO output frequency, which is four times the RF output frequency, by the phase comparison frequency (minimum frequency step in this example) to obtain the N-divider ratio:

Ndiv[15:0] = (161.92 MHz × 4)/80 kHz = 8096

Round the value of *Ndiv* to the nearest integer and then convert to binary:

*Ndiv*[15:0] = 19384 = 0001111110100000b

Since the VCO output frequency (*fvco*) is lower than 2000 MHz and *Ndiv* is less than  $2^{15}$ , the 8/9 prescaler mode could be used.

# **Package and Handling Information**

Since the device package is sensitive to moisture absorption, it is baked and vacuum packed before shipping. Instructions on the shipping container label regarding exposure to moisture after the container seal is broken must be followed. Otherwise, problems related to moisture absorption may occur when the part is subjected to high temperature during solder assembly.

The SKY73126-31 is rated to Moisture Sensitivity Level 3 (MSL3) at 260 °C. It can be used for lead or lead-free soldering. For additional information, refer to Skyworks Application Note, *PCB Design and SMT Assembly/Rework Guidelines for MCM-L Packages*, document number 101752.

Care must be taken when attaching this product, whether it is done manually or in a production solder reflow environment. Production quantities of this product are shipped in a standard tape and reel format. For packaging details, refer to the Skyworks Application Note, *Tape and Reel*, document number 101568.

# **Circuit Design Considerations**

The following design considerations are general in nature and must be followed regardless of final use or configuration

- 1. Paths to ground should be made as short and as low impedance as possible.
- The ground pad of the SKY73126-31 provides critical electrical grounding requirements. Design the connection to the ground pad to provide the best electrical connection to the circuit board. Multiple vias to the grounding layer are recommended to connect the top layer ground area to the main ground layer.
- Skyworks recommends including external bypass capacitors on the VCC voltage input (pin 1) of the device. These capacitors should be placed as close as possible to the VCC input pin.
- 4. A 50  $\Omega$  impedance trace is needed for the RF\_OUT (pin 3) line.

# **Electrical and Mechanical Specifications**

The absolute maximum ratings of the SKY73126-31 are provided in Table 8. The recommended operating conditions are specified in Table 9 and electrical specifications are provided in Table 10. Measurement plots for single sideband phase noise and frequency settling time are shown in Figures 7 and 8, respectively.

A typical application schematic for the SKY73126-31 is provided in Figure 9. Figure 10 shows the package dimensions for the 16pin MCM and Figure 11 provides the tape and reel dimensions.

## Table 8. SKY73126-31 Absolute Maximum Ratings (Note 1)

| Parameter                               | Symbol | Min | Typical | Мах  | Units |
|-----------------------------------------|--------|-----|---------|------|-------|
| Supply voltage                          | VCC    | 0   |         | 5.5  | V     |
| Operating temperature, full performance | Тор    | -40 |         | +85  | °C    |
| Storage temperature                     | Тѕт    | -40 |         | +150 | °C    |

Note 1: Exposure to maximum rating conditions for extended periods may reduce device reliability. There is no damage to device with only one parameter set at the limit and all other parameters set at or below their nominal values. Exceeding any of the limits listed here may result in permanent damage to the device.

*CAUTION*: Although this device is designed to be as robust as possible, Electrostatic Discharge (ESD) can damage this device. This device must be protected at all times from ESD. Static charges may easily produce potentials of several kilovolts on the human body or equipment, which can discharge without detection. Industry-standard ESD precautions should be used at all times. The SKY73126-31 ESD threshold level is 2500 VDC using Human Body Model (HBM) testing. This level applies to RF signal lines >100 MHz, analog and RF lines <100 MHz, digital lines, power supply lines, and ground pins.

#### Table 9. SKY73126-31 Recommended Operating Conditions

| Parameter                                                                                           | Symbol                                                         | Min  | Typical | Мах                        | Units  |
|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|---------|----------------------------|--------|
| Supply voltage                                                                                      | VCC                                                            | 4.75 | 5.00    | 5.25                       | V      |
| Input voltage (CLK, DATA, LE):<br>Low level<br>High level                                           |                                                                | 1.4  |         | 0.6                        | V<br>V |
| Output voltage (LD) with 18 kΩ load from<br>VCC PLL:<br>Low level, unlocked<br>High level, unlocked |                                                                | 2.4  |         | 0.4                        | V<br>V |
| Load connected to RF output                                                                         | ted to RF output 50 Ω, maximum VSWR (load input) 2.0:1, all ph |      |         | ad input) 2.0:1, all phase | es     |

Table 10. SKY73126-31 Electrical Characteristics (Note 1) (Note 2) (VCC = 5 V, Tc = 25 °C, cp\_output = 3200  $\mu$ A, TCXO\_IN = 10 MHz, f = 161.92 MHz, fPFD = 80 kHz, Unless Otherwise Noted)

| Parameter                                                                                                                                                   | Symbol | Test Conditions                                             | Min | Typical                                                          | Мах                                                              | Units                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------|-----|------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------|
| Oscillation frequency                                                                                                                                       | fosc   |                                                             |     | 161.92                                                           |                                                                  | MHz                                                                |
| Oscillation frequency range                                                                                                                                 |        | PLL must be programmed<br>for desired frequency<br>(Note 3) | 160 |                                                                  | 165                                                              | MHz                                                                |
| Reference frequency                                                                                                                                         | fref   |                                                             |     | 10 or 32                                                         |                                                                  | MHz                                                                |
| Reference input voltage (Note 4)                                                                                                                            |        |                                                             | 2.0 | 2.5                                                              | 2.7                                                              | Vpp                                                                |
| Output level                                                                                                                                                |        |                                                             |     | 10                                                               |                                                                  | dBm                                                                |
| Output impedance                                                                                                                                            |        |                                                             |     | 50                                                               |                                                                  | Ω                                                                  |
| Output VSWR                                                                                                                                                 |        |                                                             |     |                                                                  | 2.0:1                                                            | -                                                                  |
| Reference frequency (fREF) input impedance (Note 4)                                                                                                         |        |                                                             | 5   |                                                                  |                                                                  | kΩ                                                                 |
| Harmonic suppression                                                                                                                                        | H2, H3 |                                                             |     | -40.9                                                            |                                                                  | dBc                                                                |
| PLL reference spurious suppression around<br>fosc:<br>@ 80 kHz<br>@ 160 kHz<br>sum @ 240 kHz to 1 MHz<br>sum @ 1 MHz to 2.4 MHz<br>sum >2.4 MHz             |        | fref = 10 MHz                                               |     | -97<br>-103<br>-96<br>-100<br>-100                               | 80<br>85<br>85<br>85<br>90                                       | dBc<br>dBc<br>dBc<br>dBc<br>dBc                                    |
| Reference spurious suppression around fosc                                                                                                                  |        | fref = 10 MHz                                               |     | -110                                                             | -85                                                              | dBc                                                                |
|                                                                                                                                                             |        | fref = 32 MHz                                               |     | -98                                                              | -85                                                              | dBc                                                                |
| Other spurious suppression (not multiple of<br>PLL reference) around fosc:<br>sum @ 0.5 kHz to 50 kHz<br>sum @ 50 kHz to 100 kHz<br>sum @ 100 kHz to 10 MHz |        | fref = 10 MHz                                               |     | -100.0<br>-100.0<br>-91.0                                        | -50.0<br>-64.0<br>-90.0                                          | dBc<br>dBc<br>dBc                                                  |
| Single sideband phase noise offset:<br>@ 1 kHz<br>@ 5 kHz<br>@ 10 kHz<br>@ 100 kHz<br>@ 500 kHz<br>@ 1 MHz<br>@>2.7 MHz                                     |        |                                                             |     | -87.7<br>-99.3<br>-109.2<br>-141.9<br>-151.6<br>-153.1<br>-153.8 | -80.0<br>-90.0<br>-100.0<br>-120.0<br>-132.0<br>-151.0<br>-152.0 | dBc/Hz<br>dBc/Hz<br>dBc/Hz<br>dBc/Hz<br>dBc/Hz<br>dBc/Hz<br>dBc/Hz |
| Settling time (Note 4)                                                                                                                                      |        |                                                             |     |                                                                  | 5                                                                | ms                                                                 |
| Pulling (Note 4)                                                                                                                                            |        | 2.0:1 VSWR                                                  |     |                                                                  | < ±100                                                           | kHz                                                                |
| Pushing (Note 4):<br>200 Hz to 1 MHz<br>1 MHz to 460 MHz                                                                                                    |        |                                                             |     |                                                                  | 40<br>90                                                         | dBc<br>dBc                                                         |
| Current consumption                                                                                                                                         |        |                                                             |     | 72                                                               | 119                                                              | mA                                                                 |

Note 1: Performance is guaranteed only under the conditions listed in this Table.

Note 2: Characterized performance may change if the SKY73126-31 is configured differently than the test conditions specified here.

Note 3: Frequency range not tested in production.

Note 4: Guaranteed by design based on lab data. No production test.



Figure 7. SKY73126-31 Single Sideband Phase Noise Measurements @ 161.92 MHz



Figure 8. SKY73126-31 Frequency Settling Time @ 161.92 MHz

Skyworks Solutions, Inc. • Phone [781] 376-3000 • Fax [781] 376-3100 • sales@skyworksinc.com • www.skyworksinc.com 201112C • Skyworks Proprietary Information • Products and Product Information are Subject to Change Without Notice • February 24, 2010







Dimensioning and tolerancing according to ASME Y14.5M-1994

#### Figure 10. SKY73126-31 16-Pin MCM Package Dimensions

S1319



S1318



## **Ordering Information**

| Model Name                             | Manufacturing Part Number | Evaluation Kit Part Number |  |
|----------------------------------------|---------------------------|----------------------------|--|
| SKY73126-31 161.92 MHz VCO/Synthesizer | SKY73126-31               | TW17-D730                  |  |

Copyright © 2009, 2010 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of stated published specifications or parameters.

Skyworks, the Skyworks symbol, and "Breakthrough Simplicity" are trademarks or registered trademarks of Skyworks Solutions, Inc., in the United States and other countries. Third-party brands and names are for identification purposes only, and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.